Abstract
IEEE 1687 enables flexible access to the embedded (on-chip) instruments that are needed for post-silicon validation, debugging, wafer sort, package test, burn-in, printed circuit board bring-up, printed circuit board assembly manufacturing test, power-on self-test, and in-field test. At any of these scenarios, the instruments are accessed differently, and at a given scenario the instruments are accessed differently over time. It means the IEEE 1687 network needs to be frequently reconfigured from accessing one set of instruments to accessing a different set of instruments. Due to the need of frequent reconfiguration of the IEEE 1687 network it is important to (1) minimize the run-time for the algorithm finding the new reconfiguration, and (2) generate scan vectors with minimized access time. In this paper we model the reconfiguration problem using Boolean Satisfiability Problem (SAT). Compared to previous works we show significant reduction in run-time and we ensure minimal access time for the generated scan vectors.
Original language | English |
---|---|
Title of host publication | [Host publication title missing] |
Publisher | IEEE - Institute of Electrical and Electronics Engineers Inc. |
Pages | 1-10 |
Number of pages | 10 |
ISBN (Print) | 978-1-4673-6578-9 |
DOIs | |
Publication status | Published - 2015 |
Event | International Test Conference (ITC15) - Anaheim, California Duration: 2015 Oct 6 → 2015 Oct 8 |
Conference
Conference | International Test Conference (ITC15) |
---|---|
Period | 2015/10/06 → 2015/10/08 |
Subject classification (UKÄ)
- Electrical Engineering, Electronic Engineering, Information Engineering
Free keywords
- IEEE Std. 1687
- retargeting
- upper bound calculation
- access time minimization