A 350 uW Sign-Bit Architecture for Multi-parameter Estimation During OFDM Acquisition in 65nm CMOS

Forskningsoutput: Kapitel i bok/rapport/Conference proceedingKonferenspaper i proceeding

Abstract

Correct estimation of symbol timing, Carrier Frequency
Offset (CFO), and Signal-to-Noise Ratio (SNR) is crucial
in Orthogonal Frequency Division Multiplexing (OFDM) communication.
Typically, high estimation accuracy is desired, but often
comes with increased complexity. Which has a direct repercussion
in energy consumption. In this article, an architecture based on
Sign-Bit estimation with low complexity, and hence low power
dissipation, is presented. The architecture, is capable of estimating
the afore-mentioned parameters in virtually any OFDM
standard. The proof of concept has been fabricated in 65 nm
CMOS technology with low-power high-VT cells. Measurements
performed with supply voltage of 1.2V. resulted in a power
dissipation of 350 μW, 6 times smaller to that of an equivalent
8-bit architecture, and the lowest power density reported in
literature.

Detaljer

Författare
Enheter & grupper
Forskningsområden

Ämnesklassifikation (UKÄ) – OBLIGATORISK

  • Elektroteknik och elektronik
Originalspråkengelska
Titel på värdpublikation[Host publication title missing]
FörlagIEEE - Institute of Electrical and Electronics Engineers Inc.
StatusAccepted/In press - 2015
PublikationskategoriForskning
Peer review utfördJa
EvenemangIEEE International Symposium on Circuits and Systems (ISCAS), 2015 - Lisbon, Portugal
Varaktighet: 2015 maj 242015 maj 27

Konferens

KonferensIEEE International Symposium on Circuits and Systems (ISCAS), 2015
LandPortugal
OrtLisbon
Period2015/05/242015/05/27