FPGA implementation of controller-datapath pair in custom image processor design

Hongtu Jiang, Viktor Öwall

Forskningsoutput: Kapitel i bok/rapport/Conference proceedingKonferenspaper i proceedingPeer review

Sammanfattning

In order to reduce the effort of the controller design in the customized image convolution processor, a controller synthesis tool is developed based on [9] to support the design flow from a system or algorithm specification to RTL level VHDL. Architecture extensions to basic FSMs structures are implemented with the purpose of optimizing controller design for area and power consumption. Together with controller implementation, a custom datapath architecture with three level memory hierarchies is developed aiming at a real-time power efficient image processing solution with low I/O bandwidth requirements. The complete design is prototyped on Xilinx Virtex 2 platform with comparable performance with that of TI C64x processor at only 2/15 of its clock frequency.
Originalspråkengelska
Titel på värdpublikationProceedings of the 2004 International Symposium on Circuits and Systems
FörlagIEEE - Institute of Electrical and Electronics Engineers Inc.
Sidor141-144
Volym5
StatusPublished - 2004
EvenemangIEEE International Symposium on Circuits and Systems (ISCAS), 2004 - Vancouver, BC, Kanada
Varaktighet: 2004 maj 232004 maj 26

Publikationsserier

Namn
Volym5
ISSN (tryckt)0271-4310
ISSN (elektroniskt)2158-1525

Konferens

KonferensIEEE International Symposium on Circuits and Systems (ISCAS), 2004
Land/TerritoriumKanada
OrtVancouver, BC
Period2004/05/232004/05/26

Ämnesklassifikation (UKÄ)

  • Elektroteknik och elektronik

Fingeravtryck

Utforska forskningsämnen för ”FPGA implementation of controller-datapath pair in custom image processor design”. Tillsammans bildar de ett unikt fingeravtryck.

Citera det här