III-V Nanowire Complementary Metal-Oxide Semiconductor Transistors Monolithically Integrated on Si

Forskningsoutput: TidskriftsbidragArtikel i vetenskaplig tidskriftPeer review

335 Nedladdningar (Pure)

Sammanfattning

III-V semiconductors have attractive transport properties suitable for low-power, high-speed complementary metal oxide-semiconductor (CMOS) implementation, but major challenges related to cointegration of III-V n- and p-type metal-oxide-semiconductor field-effect transistors (MOSFETs) on low-cost Si substrates have so far hindered their use for large scale logic circuits. By using a novel approach to grow both InAs and InAs/GaSb vertical nanowires of equal length simultaneously in one single growth step, we here demonstrate n- and p-type III-V MOSFETs monolithically integrated on a Si substrate with high I-on/I-off ratios using a dual channel, single gate-stack design processed simultaneously for both types of transistors. In addition, we demonstrate fundamental CMOS logic gates, such as inverters and NAND gates, which illustrate the viability of our approach for large scale III-V MOSFET circuits on Si.
Originalspråkengelska
Sidor (från-till)7898-7904
TidskriftNano Letters
Volym15
Nummer12
DOI
StatusPublished - 2015

Ämnesklassifikation (UKÄ)

  • Nanoteknik
  • Annan elektroteknik och elektronik

Fingeravtryck

Utforska forskningsämnen för ”III-V Nanowire Complementary Metal-Oxide Semiconductor Transistors Monolithically Integrated on Si”. Tillsammans bildar de ett unikt fingeravtryck.

Citera det här